

# TUTORIAL 1 INTRO TO DIGITAL CONCEPTS

PDS0101: INTRODUCTION TO DIGITAL SYSTEMS TRI 2, 2022-2023

# THEORY BASED QUESTIONS: QUESTION 1

Identify and indicate the amplitude, rising/falling edge, period and pulse width components in the timing diagram below and their respective values.



# THEORY BASED QUESTIONS: QUESTION 2

Identify and indicate the amplitude, rise time, fall time, and pulse width components in the timing diagram below and their respective values.



# THEORY BASED QUESTIONS: QUESTION 2

Identify and indicate the amplitude, rise time, fall time, and pulse width components in the timing diagram below and their respective values.



Identify the pulse width and period then calculate the *duty cycle* of the signals in the timing diagram shown below



Identify the pulse width and period then calculate the duty cycle of the signals in the timing diagram shown below.



Identify the pulse width and period then calculate the duty cycle of the signals in the timing diagram shown below.



Identify the pulse width and period then calculate the duty cycle of the signals in the timing diagram shown below.



Duty cycle = 
$$\frac{t_w}{T} \times 100\%$$
  
=  $\frac{3}{4} \times 100\%$   
=  $\frac{75\%}{}$ 

If given the frequency of a periodic signal is at 4Hz, use the following timing diagram scale to draw a signal when the duty cycle is at (a) 20%, (b) 50% and (c)30%





If given the **FREQUENCY** of a periodic signal is at 4Hz, use the following timing diagram scale to draw a signal when the duty cycle is at 20%



# To draw a signal, you need PERIOD and PULSE WIDTH

# Calculate PERIOD based on FREQUENCY given Period = 1/frequency

$$T = 1/f$$
  
= 1/4  
= 0.25 second x 1000  
= 250ms

# To draw a signal, you need PERIOD and PULSE WIDTH

Period = 250ms | Duty cycle = 20%

Duty cycle = 
$$\frac{t_w}{T}$$
  

$$20/100 = \frac{t_w}{250}$$

$$t_w = \frac{20}{100} \times 250$$
pulse width = 50ms



# To draw a signal, you need PERIOD and PULSE WIDTH

Period = 250ms | Pulse width = 50ms





# To draw a signal, you need PERIOD and PULSE WIDTH

Period = 250ms | Duty cycle = 50%

Duty cycle = 
$$\frac{t_w}{T}$$
  

$$50/100 = \frac{t_w}{250}$$

$$t_w = \frac{50}{100} \times 250$$

pulse width = 125ms



# To draw a signal, you need PERIOD and PULSE WIDTH

Period = 250ms | Pulse width = 125ms



# To draw a signal, you need PERIOD and PULSE WIDTH

Period = 250ms | Duty cycle = 30%

Duty cycle = 
$$\frac{t_w}{T}$$
  

$$30/100 = \frac{t_w}{250}$$

$$t_w = \frac{30}{100} \times 250$$
pulse width = 75ms



# To draw a signal, you need PERIOD and PULSE WIDTH

Period = 250ms | Pulse width = 75ms



# If binary data is transferred on a USB2.0 connection at a rate of 480Mbps, how long will it take (in theory) to transfer 4MB of data?

Transfer rate of USB2.0

 $= 480 \text{Mbps} \times 1000 \times (\infty00)$ 

= 480 000 000 bits per second

File size

= 4MB

 $= 4 \times 1024 \times 1024$  Bytes

= 4 194 304Bytes  $\times 8$ 

= 33554432 bits

Time to transfer file

= 33 554 432 / 480 000 000

= 0.06 seconds

Using the timing diagram given, what is the BIT SEQUENCE transmitted if given that the sampling is done upon the RISING EDGE of the clock signal



Bit sequence = 0110

# APPLIED KNOWLEDGE QUESTIONS: QUESTION 4 (EXTRA)

Using the timing diagram given, what is the BIT SEQUENCE transmitted if given that the sampling is done upon the FALLING EDGE of the clock signal



Bit sequence = 010

# Based on the waveform above, determine

- a) The bit time if given the reference clock is running at 500Hz
- b) The bit sequence transferred by A
- c) The total time to transfer the bits serially
- d) The total time to transfer the same bits in parallel



Determine the bit time if given the reference clock is running at 500Hz



```
Bit time = PERIOD of clock
= 1/frequency
= 1/500
= 0.002 second ×1000
= 2 milliseconds / 2ms
```

# Determine the bit sequence transferred by A



Bit sequence = 11010100

# Determine the total time to transfer the bits serially



## Determine the total time to transfer the same bits in parallel







The waveform diagram above shows a recorded analog signal of voltage against time in seconds. Draw the resulting binary digital waveform assuming that an ADC samples this signal once (1) every second at the rising edge of its clock signal and given that TTL levels for high are between 2-4V and low between 0-1V. It can be assumed that any values in the *unacceptable range* fall to low.







#### **END DISCUSSIONS**

**ANY QUESTIONS ??** 

